| Name & Std. No.: | Lab Section: |
|------------------|--------------|
|                  |              |

Date:\_\_\_\_\_

# PRELAB:

Complete the prelab and make sure you have your designs and circuit diagrams ready before the lab session. You may refer to your text book, Chapter 6.

**Q1.** Design a simple counting device (Section 2.0).

Number of States: \_\_\_\_\_ Number of State Variables: \_\_\_\_\_

## State Table:

| Present<br>State | Next State |     | Outrout |
|------------------|------------|-----|---------|
|                  | w=0        | w=1 | Output  |
| А                | А          | В   | 0       |
| В                | В          | С   | 1       |
| С                | С          | D   | 2       |
| D                | D          | E   | 3       |
| E                | E          | F   | 4       |
| F                | F          | А   | 5       |

| State-Assigned Table: |            |     |        |  |
|-----------------------|------------|-----|--------|--|
| Present               | Next State |     | Output |  |
| State                 | w=0        | w=1 | Output |  |
| 000                   | 000        | 001 | 000    |  |
|                       |            |     |        |  |
|                       |            |     |        |  |
|                       |            |     |        |  |
|                       |            |     |        |  |
|                       |            |     |        |  |

Canonical SOP Expressions for Next State Logic:

Simplified Next State Logic Expressions and Output Logic Expressions:

Circuit Diagram:



**Q2.** Design a simple counter (Section 3.0).

Number of States: \_\_\_\_\_ Number of State Variables: \_\_\_\_\_

## State Table:

| Present<br>State | Next State |     | Output |
|------------------|------------|-----|--------|
|                  | w=0        | w=1 | Output |
| А                | А          | В   | 1      |
| В                | В          | С   | 2      |
| С                | С          | D   | 5      |
| D                | D          | А   | 7      |

#### State-Assigned Table:

| Present | Next State |     | Output |
|---------|------------|-----|--------|
| State   | w=0        | w=1 | Output |
|         |            |     |        |
|         |            |     |        |
|         |            |     |        |
|         |            |     |        |

Canonical SOP Expressions for Next State Logic:

Simplified Logic Expressions:

Circuit Diagram:

# LAB:

# 2.0 A Simple Counting Device

How does the **clock\_generator** module produce a signal with a period of about 670 milliseconds?

Hardware results demonstrate a functional design: \_\_\_\_\_

3.0 A Simple Counter

Hardware results demonstrate a functional design: \_\_\_\_\_

## 4.0 Switch Debouncing

Hardware results demonstrate a functional design: \_\_\_\_\_